TRIBHUVAN UNIVERSITY

**PATAN MULTIPLE CAMPUS**

PATAN DHOKA, LALITPUR

**DIGITAL LOGIC (BIT 103)**

**LAB 3**

|  |  |
| --- | --- |
| **SUBMITTED BY** | **SUBMITTED TO** |
|  |  |
| NAME: SURESH DAHAL | JYOTI PRAKASH CHAUDHARY |
| CLASS: BIT – I / I |  |
| ROLL NO: 23 | ………………………… |
| DATE: 2080/10/17 | CHECKED BY |

**TITLE: REALIZE NAND AND NOR GATES AS UNIVERSAL LOGIC GATES**

1. **NAND as Universal Logic Gates**
2. **NAND as NOT**
3. **OBJECTIVE**

* To realize the NAND gate as NOT gate
* To practically use NAND gate as NOT gate.

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 1 NAND gate
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THEORY**

* + - 1. **INTRODUCTION**

NAND is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NAND gate as NOT gate. That means, the output is complement of the given input.

* + - 1. **LOGIC EXPRESSION**

F = X’

* + - 1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAPUAAAA4CAYAAAAlx74PAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAO0SURBVHhe7dwxdptAEMbxUc5ip8oJcGG31gFyBFTaR5FL6QipUqHWLuwjpEF3Icyy0iMEyay0Esv4/3uPJ0COmIX9AOF1ZlVNAJjxzb8CMIJQA8YQasAYQg0YQ6gBYwg1YAyhBowh1IAxhBowhlADxhBqwBjGfhsym8383GXQVaaBUBuiob7k4dydNOgyaeP2G4NpmHXScF/6rgCnI9QI1g430kOocTKCnSa+U0fy9vbm5+J4eHjwc2HGOJwabLpROgh1JBrq+/t7vzSOMcNFsNPB7TdgDKFGFHqV5vt1Ggg1YMxkQq1XgaETxtG9WnePS/u9KUu9XZO6Umun+WxCGrSj9x2f1AIQyrWrfu1OKbUrXqg3C9ew2WLjVzQ2i+ZM1ll9NrctPyEdu+Dqa58pB9u1y893JRXseidHU+TNiSsv9ivcsuxXnK5darfsY+9dg2ujn8Y09vbV0BpSqDWEq3fAFK9dRZXr552Qnai334+rQupCZD1fyGa7kcV8XS/lUqwe3fsx9F0FdHmss2R3u8mcrfFlRR98sn25k9vnD8kykY+POtJFJTEyvQtzX6iVrn99ffVL19M38ivyLh3s0L65pqE16M9NzZA9q62Kcwzqi+JsLuu8kCowQBcYUbaVl7tbqXOtiQ4u6JBdZznUaT57/1L6Ouc1t9927bb3GVpDCrWGcPX6+WPihbrJ0a+fpbw/3fh1w1zg6XcpfzTQav27Pt/EpTusG6QxO0h3u1PqqBjJoIfKN/L9h1sdru6EUe0fluXxHpKpbqnus/3U1l2+lvrW38+NZ6y2d31WRyp1hnJ1H5lC2nXRh8r+NY5OYf8VfoahO2zoz8VGqBu7Gg7VkkKN53D190zh7fJPtyWvirI17989R2glR/QUVi6rTNdly6r0q06lO23oNAZC3WjX0D4mu8mCWO0ql5n7t1nWfEakm9p4oT50Vd4Xvjw31mkj1ONvf3rKaukDHetrquLvqSP56n9Prcbe/vT4X1u5+VyKaiUxflc0qbHfSBeBDrdZNIHOczdkS+aRxlITamAMm4U0Ay4LWa1WUn991aGYUf5GgtvvSPg/yuhGw+1uu1u33NsXubt9lo9sKeX7k4QNN/kXoTZkjHAR6HA6yESv0nlnCPV+iPUyfBRZG6E25NoBI9Bp4js1gmmYCXS6CDUGa4eZQKeL229DNHCXRFeZBkINGMPtN2AMoQaMIdSAMYQaMIZQA8YQasAYQg0YQ6gBYwg1YAyhBowh1IAxhBowReQvbfM/7ywwysYAAAAASUVORK5CYII=)**

* + - 1. **TRUTH TABLE**

|  |  |
| --- | --- |
| X | OUTPUT (F1) |
| 0 | 1 |
| 1 | 0 |

1. **CONCLUSION**

Hence, by doing this practical experiment, we have realized the NAND gate as NOT gate which gives complement of input as output.

1. **NAND as OR**
2. **OBJECTIVES**

* To realize the NAND gate as OR gate
* To practically use NAND gate as OR gate

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 3 NAND gates
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THRORY**
   * + 1. **INTRODUCTION**

NAND is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NAND gate as OR gate. That means, the output is high when any of inputs is high.

* + - 1. **LOGIC EXPRESSION**

F = X+Y

* + - 1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAYMAAACGCAYAAAA/3uYVAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAi1SURBVHhe7d0xVttKGwbg4V8LbAIK0uI0qW57O1wmTXbAAqDE3d0Bld2SIqzgnjSwF36NrSG6jsGyLUsj6XnOmSMjiCM08L2akYROXgsBgFH7X7kEYMSEAQDCAABhAEBBGAAgDAAQBgAU3GcwACcnJ+Wr4/AjAsMnDAYghsExuzGFjR8VGC7TRGwVQyC2GArHHoUA3RAG1FYNBWBYhAE7EwgwPM4ZdKjJgtpFN8bt9+MDwyAMOtRUMe2yKAsEGAbTRBwkBkGTIxygG8IAAGHA4YwOoP96ec5gl8KT87fX1Hx7DvP21W3Y1D89/DGDUentyCAWl22N9qUgWO+HTQEB5KO9MFhMlwXhZLooV6wspqu7WtdW72T5vmWjG7Hox/1fDYAkrdM/kK/2wuDqPsyvi+Vs8rvwFwExmRXL63m4v1qt2tWyABXL1PpScNJ2DqVALvthLQTWCQTIV8vnDBZhejIJs3Ad5s9fwsNZ+fr1PuySBanwLJfluqpYbt4+3+a3V9OmgnjIdubwfdbdhlz7BMau9RPIL3cX4ezbUzg/D+HpKQ4KXnceFaSCslyW66r6eOx5SDf0LQyqHh8fy1fjcXl5Wb6CfHRwNdFLuLs4C0UeLKeHXveYH6oTBm+f77hIbrJeEKNDtjOH77PuNuTaJ2358eOHMCBLHVxN9Bx+xSCIZg/hgPPGy6KyXlZTEORsffvGXByBPLQeBotpPE9QDAqul2eTw+SQy4gKKRBS60thTds5lCBY9sOGEU/V2EcFkLN2w6B69dD9hquL9hQLTGp0IxX6uFwPhbRO/0C+WgyDRZiukiDMy/MEV99vw3mxnN3chZflmvpSgfmo0b5U8Nf7QRBA3loLg7fpoXnlMtLTr+Gf23hZ0bfw9139OIiFpW6jffoB+sfzDDoUj5qb2P1Nvc++uv7/+8TVROSqg6uJAMiNMOAgRgUwDMKgY7GYHtq6Ev9vQQDDIAw6FAtpE60LggCGRRiwM0EAwyMMqC1NSwkCGB5hwFbVEBAEMEzCYCBSwT5GEwIwfMJgAFKxPlYDhk8YACAMABAGABSEAQDCAABhAEBBGAAgDAAQBpC9TXeFN9kgEgbQA5vuDG+qCQUiYQAjJxSIhAGwVA0FxkcYAP8hEMbppOh4f5YSWrJvke3i1zRuq/IwHsIAMtdlURYI42GaCHhXDAJTRuMgDAAQBsDHjA7GwTkDyFwO8/bVbdgUDMrI/nLZn0YGQG2pcMVilVq0qaCx3dv+rLSoi/1pZACZi4Uhh1/TbduRy3b2xXJ/la83iXHQ5v40MgC2qlPo4+fj17HdtiCI4ufb3J/CAADTRJC7Okflx1Z3G4wM6qvTo21OFQkDyFzfwkBJ2W65n8rXH2kzDEwTASAMgO3i0em2KSCjgvqW+7N8/Z42RwWRMAC2SoU+LtdDIa0TBLtJgbAeCmld2/tTGAC1pQKVAiAFgyDYz9v+rLSoi/3pBDJkLoejbkf+w2dkAHxIEIyDMABAGADvMyoYD+cMoEXphOuuuvg1FQTjIgygRfsU2C6KsiAYH9NEwH8IgnESBsBSDAFBMF7CAEauGgKCYLycM4AW7XPkHf/NMSkBREYGkLlYrI/ZyMDLXbgoQn+6KD/ugDAAaNJiupp6W6vsi+lqOm7ngl++38XdS7kiWYTphv9nX8IAoElX92F+XSxnk9+Fvyjok1mxvJ6H+6vVqtquvoT4dk+/nlcfJ4uHsHzLL7u+4WbCAKBhV/fzZQGfTaZh8VIcwa+SIMx3ToLoKnxZvtlDMRb4bfGwes+GskAYADTvKny/PS+Ws3Dz92R1BD+/L9Ym5RRPamffwlOxdjaprDu5CGlm6GqVBuHhLQ0WYZUFXyrveRhhAHAEp1//CTEPnmKV32d6qKqcKpqlNGh4iigSBgBH8Rx+xSCI1qZ44sjhvnpV1/NtiOOI63ll3evP8PV09dVvI43yfZqeIoqEAcARLKbl9ND1aopncuBVP6ef/yoCI04VNT9FFAkDgKZVrx6633B10T5OP4e/4uDg5ib8W3zY5BRRJAwG6vdJqOM04D1/Xj109X01DTS7uQvrdwvUdxo+xzR4egpPDU8RRf4cxUDFgn3Mrk2B4MdnN8fuF7oXby6LWRDn/6snjV/uLsLZt6dwfvscfv4+GbCbeKdyvPKoGHG8HnRG+k/CYKDaKjpCYTfCgIPEu5GLpFkPmiaYJuIgsbDFlkIBOJKXRbi7KYYc57fhe8NBEAkDGiEQ4FjKG9TOJuHbU5EFf30Oe04yfcg0UYd+/PhRvvrYp0+fyle76aJrTYN8zP5hdy/h7uJsFQTX8/Cz6fmhkjDoUAyDy8vL8qNmdVl0FLz32TfkyjQRjYvFLhY9oD+EAQDCgOMwOoB+6WUYxCJTt5EHfQN56+3IIB55bmvkIRb+Tf0jECAf7YXBEZ/jmY40FZe8pIIfl5sIBMhHe2FwpOd4pmKTWl+KS9zOeP/AkIth6puPCATIQ4vTRM0/x3NTselDcVnfPsUQ6Fq7N5398UeW4hTRJMx2/At8KQQ2hUEU1z8+PpYf5WfTHcVNd8N7+6ZNdbchft2YdN0vsEnLdyCvFf89/wJfKjLvFZttn+/apuLX9Hbm8L3X3YZc+wnGpOWriZp9jmcsIOuFtQ+FZX37FEKga61fWtr0czxTIKTWl8IatzNOZQ05CFLffKRPfQZD1noYHOM5nrGYpEY+UqF/LxAEAeSj/TBo6DmesZBsa+QhBcJ6EwSQjw7CIE0VFfacIopFpG4jD/oG8tZJGITnX8WooJkpIvLkyB/6pf0wOPJzPAHYXYth0M5zPOmeUQH0T4s3nbXzHM8+8QxkIBeegTxQXRRlQQD91c0JZAZHEEC/CQMOEkNAEED/CQP2Ug0BQQD955zBQMVCfUx+bGBYhAEApokAEAYAFIQBAMIAAGEAQEEYACAMABAGABSEAQDCAABhAEBBGAAgDAAQBgCEEP4PMDT4V/zT26wAAAAASUVORK5CYII=)**

* + - 1. **TRUTH TABLE**

|  |  |  |
| --- | --- | --- |
| X | Y | Output (X+Y) |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

**d) CONCLUSION**

Hence, by doing this practical experiment, we have realized the NAND gate as OR gate which gives high output when any of its inputs is high.

1. **NAND as AND**
2. **OBJECTIVES**

* To realize the NAND gate as AND gate
* To practically use NAND gate as AND gate

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 2 NAND gate
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THRORY**
3. **INTRODUCTION**

NAND is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NAND gate as AND gate. That means, the output is high when all of inputs are high.

1. **LOGIC EXPRESSION**

F = X.Y

1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAATMAAABNCAYAAADKB4NbAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAZCSURBVHhe7d09duI6GIfxl7sW0twlQJG0IU2qaaeDMmmyg1kAlKGbHaTCbVKEJaSBvXAlWSK+Ch+2ZDASz+8cHYyTAfs1+ke2PIfeRhEASNw/9hEAkkaYAcgCYQYgC4QZgCwQZgCyQJgByAJhBiALhBmALHR602yv17NLx3FvL4BDOg+zOm9f9/cAXK/mp5nFxIRLb1LYFaViotap9d7qRszr2gYATTQPs/tXWYzV43z0HVwq4EZz9TheyOt9uaopHWB67OUagQagicDTzEImvZHMZSyL1aO83djlzas0yTITYOrtXZD5dJxtf85pJoADgq+ZrWdDuXleymAgslzqQdmm8aisTpjlpmm5dW1OiT8S+1H7tERMAKxlNrwRlWfm9HITcH5ZJ8y2P8/gwIfsx6n3Xb++lkN920bt0xJxn9lKvnSQafM3deIZTh9M/2+gCzKclq6xqb/qWK5z4TyofbuCw6yY6OtkalA2NrMBMoqZxlTMQVWPrunnOJ9qx8J5Uft2hIVZdfbydcfsZiB3UHVDN+hU3aH2cQKumVVmMt3s5Xomw5tnWQ6msvp8kr75veOaHLgcAi70g9rFvuttTbXmHx8fdunb3d2dXWqG2qejcZjpm2P1qMyfvdzObk5X8vlUN85wTJcf7FQ7lQ6z29tb+ywctU9LxGwmzoEO1Rxhdp0iZjORO92ZdKfC+VH75ggzAFkgzHCQP0LQy37DaeRY+1PuA2GG2vQHT3cwv7X5gcRursbVumsp1d58ftSj39raB8IMR7nAch3I536O9lVr79ffrUuh9mYf7LKvrUBjNvPCuQ9yl+puw6VsqxO7LdS+HWbb7PIh+sjF7AMjM2SjGmSa/xx5Y2R24S7hL27dbfDD4/393S6dx667/GNql3LtL02dKsaOzAizC5dah+pyW3d16JjtofbtMNtmlw+JDTNOM5ENvyNcaufGaRBmOEqHwq5RT9WljAz0NujT21yCLKXa72P2wS7vEzsq0wgzHOU6y75OdemdKWXV2vv1d+tSqL3ZB7vsayPINMIMtVU7VbWl0JlS52pcrbuWUu3N50c9+q2tfSDMcJAfVnrZbziNHGt/yn0gzABkgTDDXv7IAOdD7ZsjzABkodObZt1FzDpy+CvVZH+rutj3lEcGfAfAdeo8zOq8fS4HN2Q/uth3OlOJ2qel+WlmMTEFH87WdoWjv7WpJ72I75vTr+saukFn6g61j9M8zO4fRX9N5vJrVT53irfyS4EfK1/Z1IA5kOrRNQLtvHS96UzdoPbtCJgAuJdH86W/b2os9q14M1EmIVlmDqRddgi086h2JDrTeVH7dgXNZt6XaSZv2zQrpMyyx/JLgVvkAs0d+JRbqF2v1VajIx22q2ZtNWrfrrBbM+yp5tylWeQp5iHuYLsDn3pratdrtNmw3656tdnQrrAwU+Ovl+lge6oZc4qp6QPrj1v0cw44kBA7OehPAhaTciS6d26wrUlFFRhhVtONirPNeLHYqFHaRsYL+4P6/LfXz12ritlMAOezGJf9dxsHi3HZpw/mw54Msf+2brREpMRqowZnGxkMbKjZ1Q3UDSnCDEiFDSYZbxaryrL96T5lCP7/93atOyQqJVbTgQmaJm9YVf7beg1AGlwuDPRgRz3WGuj8GIU1P+MLvGZW6j/8EjUqU1kWNoup3r92A5CG/tNf0ZfUl0v1ZLyQ1zrh0MKkYlSYyepLzPaeYBYTQKpW8qWDQfPuR90vflIxPMzWhcz+qDccTOWFLANgFZNROaoam7GWjGrORpZnevr+1cD7VtUpXEPuol7ZBtOVXQ/g6nmzlz9mNw+Km1QMGJndyL/mQpkalKnz4c+nfvkEwJUrZDIqTw8X9kLZ/cvUXFef/5mJu4tsPRtKrzeUH7eVSV8efpUX25YB960GhFlfnj7Li/Kfta7sAbgG29PLxev36WH/Sf6a2YBn+f0zvX6ImVTkG80BXA79vwHU6E6dYtabBa2Im80EgLZETioSZgA6Zv8P5s1Inpcqy349SMiVeMIMQMfamVTkmhmALDAyA5AFwgxAFggzAFkgzABkgTADkAXCDEAWCDMAWSDMAGSBMAOQBcIMQBYIMwBZIMwAZIEwA5AFwgxAFggzAFkgzABkQOQ/aRvUtrFIcjQAAAAASUVORK5CYII=)**

1. **TRUTH TABLE**

|  |  |  |
| --- | --- | --- |
| X | Y | Output (X+Y) |
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

**d) CONCLUSION**

Hence, by doing this practical experiment, we have realized the NAND gate as AND gate which gives high output when all of its inputs are high.

1. **NOR as Universal Logic Gates**
2. **NOR as NOT**
3. **OBJECTIVE**

* To realize the NOR gate as NOT gate
* To practically use NOR gate as NOT gate.

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 1 NOR gate
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THEORY**

* + - 1. **INTRODUCTION**

NOR is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NOR gate as NOT gate. That means, the output is complement of the given input.

* + - 1. **LOGIC EXPRESSION**

F = X’

* + - 1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAANgAAAArCAYAAAAaJkZaAAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAANOSURBVHhe7dxPctowFAZw0bOELjI9gbuAbXMQs+1R6LI5RVewhQ1H6IbexdUTUmKEBE9Gf2z5+81oMHZGkp/9YeOkXXSSAIAkvuhXAEgAAQNICAEDSAgBA0gIAQNICE8R71gsFnopDpR6fhCwByhksUpkBxalrx8CxhAzZH0mcDgE9ULAmFKFjPSvbDgcdcFDjhGgUJlGYesHDqZtFlew4/Golz6t12u9FCZXuVJeMSGf2QRstVrpd8PlPunNlQxBmy7cIgagEz3n7RuNl3tMiAsBmwCEbGz2YiOPx2Kz1+/9EDCAhKIEjD5duQ2GcV3F7Nra2+dobDWJdgUz3xfutRrQfpQ+aMTMwa7vGOZWCu07VcFu8WuyFK+NEM3rUr/3uw7YfqMmY99b7jeXTwLGLaei+tAN4jHhptYPlWHWzbHuqiZ62RYUMlYGXsTXb2r1Y/KAXNm1l+C3u48V6r34WHGr343d5b1tOai56xZLif0wuGOXnGNual8ZjVuTIRnwcYy461o1mbbbnXvLequLmbhvBx5tT0UVxWoxxOpnCO7YJeeYm9pXRuPXJDwDPs5fNP/79V0sf55EI+8zTyfZ9a4Tv3/ojQ7q8iy7Ma82Wn84HPS7fFx/reGaXyjffubAHZt+bk44R4Mqwj1uoRnwkgM6nLttc0k857JouvF192h7Kmr+VoshVj9DcMcuOcfc1L4yWlhNwjLg43mKeBZ/ZWqV9z+C+WyDZn/zyVny094et9Q8YIqGZcDmDNh+8ybe5WvbyrtPufTGfXwomZCZVvqkpvHp9rSGcJl60us9Y6h7Tqometkn5PaQPJOBK3LQa9YTk5snKg6ubly4PxebDJheiqPUfvTHpWV7Hq51c6L23dGCazIgAz7WyI4nJudtJ7/ndaLZyrtSNzUZZishZsBK7YNr3H5dTZu752syLAM+V6P7knreNmp9sw3tfhxqDRjEFzsD+PdggUp8v5nbd6qaRPtbRIiPgoVwTRsCFiDnyW7GQrimDf8nR6Ac5cJVqx6zCFgMuU56hKsuuEUcAQqVaQhXXXAFY4h54lNfNhyCeiFgDzwTLoQJELA7XAEJgdICAgaQEB5yACSEgAEkhIABJISAASSEgAEkI8R/5b/j44BADVkAAAAASUVORK5CYII=)**

* + - 1. **TRUTH TABLE**

|  |  |
| --- | --- |
| X | OUTPUT (F1) |
| 0 | 1 |
| 1 | 0 |

1. **CONCLUSION**

Hence, by doing this practical experiment, we have realized the NOR gate as NOT gate which gives complement of input as output.

1. **NOR as OR**
2. **OBJECTIVES**

* To realize the NOR gate as OR gate
* To practically use NOR gate as OR gate

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 2 NOR gates
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THRORY**
   * + 1. **INTRODUCTION**

NOR is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NOR gate as OR gate. That means, the output is high when any of inputs is high.

* + - 1. **LOGIC EXPRESSION**

F = X+Y

* + - 1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAWMAAABOCAYAAAD1h3e9AAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAa2SURBVHhe7d0/cuJIFMfx5z2LSbb2BDjwpDCJozkChJ7EN/ABIIRsb+AI0nFgTrDlBO7C9pPUIGQMLdCfp+b7qeoCZEZG3eof7aYZ3W0dAQC06q/sFgDQIsIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAwgjAHAAMIYAAyo7VL9d3d32b3zanoJANAZtYZxyK5DnwcAMTs/TbEcJ4F5N15mG1LLsdvmthc2H5X8+0IBAOydD+PBTBYjdzsf7oPXBfRw7m5HC5kN0k3n6NjXFwDAocBpiqWM74Yyl5Es1k/y1svub2fyXRbr6Fd3ndxm2/J0bLz7OdMUAG5c8JzxZvogvd8r6fdFVisdFG9PjopDwrgrzlWRHmOVeHOyhfZFE0p8gLeR6UNPXB4n0xPbM/MTIWG8+7nhkzP09VV5HLqvPMv1cytoX9StxDrjtXxqEKv5mwR8bpfQE604rvBBHJPkOAud7FK6r3zR/Va1b1yG9kXdgsN4OdZ5YjcoHiWf5skwZBlFjp5qvsSqyg6bV+y0dNx20L6oU1gY51dPzI6srjjDn2z5gvLy9UenjQ/te9sC5oxzKyn86onNVB56v2XVn8j641nuk+cdKnMinX0JLbq0QzR1TPr6LNdfW97f37N7p/348SO7Vw7ti6qdDWP9coeOiourJ3arKyZr+Xg+Fse3q+kO5N8w6LR7GsaPj4/Zo2rRvqhDidUUKKONEU0bv9OqOsNY0b6oWonVFLBOO6ofRSE+tG/cCGMAMIAwjsyx0ZM+LhZ0E+17Oev1RBjXxMqflP416OvxRVk7EbuG9u2WXT3lirJUT4RxhHxQaMl3UM9vo8N2E+1bTlJP7vawltLHWqzUE6spauQ7SxtCf3ebr7Eu+c5V57HRvvYlx5/dP0XPmLbriZExopIPYlV8DFjFyLhGbY5KQn93Maz+/PmT3eumY9+oq6sNuti+tyikhSyMjAnjGnWls8Z0ChwLn7qOj/a1Lzn+7P4pFsKYaQpEpdihbjmI0C2EcYT8aEhvT4l11KTHpNMtsQbxrbdvGUk9Zfe/Y2FUrAjjiPkOW+y0ftutd9Suo33DJPXkbouh7LdZqafawtifECElRnpcbTRy8ff6+8X6tnICdhXt2y27esoVZameah0Z64GeK6gf9R432jeM9Xo6H8bLcfJu+zDdZBs8/U/n3TtxwOU+8u/avqB6Wq/WTjBUh/aN2/kwHjyJXmVp9blOH3vLt/SaeE+nrxLtWX03ioF/g6Nu40T73oaAaYqBPCXXvDu8IvTyLYliOZfFx04ifazbY9Vkx/G/i47aHNoXdQj70odOVQznuUsvZdfFGy1km78WU44/ib47cXV7F77tZfkaaU2GQtfEcA082ve2BH4DrxC+X8L5q5AwPvXzrmrqeGKrt66gfSOUXWD5nxN51oTA1RQDeZn0d1MVoVMUSk8oPbHyONEuo/XmC/UXH9q3AtmCg+LCAr2wsm4PWG9wqIIFDKGCl7bd//wlfZnL23IpaRY/pZftD+RPMi2x0mOrqhPl68sX3bcvaJ5vgyoU29bvm/a90mAmi+QzruE+eF2g6hXu3Z/y5Ue+FS1gCBEcxi6N5ZcOjl9f5T/3sMyLyJ9ksZ5svjNdotgp/b6KBe3xbXKJYtv6fRULqjGYLZIAnQ/Hsty4EWyaxLK4aA7iugUMpbiTINh60tczxpXRdpFt+076vLDSdceOqUyBbcfarExB83xW9ftpG4wOAmuxdfl60EZfS387Wfunj5Jt+31k//5wp1cLHxk76VSFEzBF4fYdXLru2DGVKbDtWJuVKWje/fO/oh9zrVbuwSXTE3nZVMX8LRsb1zBFoUqFsaw/JTm2il8EAFRrLZ8aVqowxaBTD7P8G+Z6kgwydXXY/k30Q57v02fr8y9dwFBGeBhvljJ9dS+iP5EXshiAYcvxMB29jpIxrQyvXPVw7QKGEAFhnC3h6A3lt3un6f/6Kbs3DACwJr96YnZkdcUlrljAECogjHvydzJR7ILYHdzHfuwOAMZ8XT0xeEmnIeavUymuFg53Lz81jVcrWdUwRaG4Bh6AaOiXOzSLi98O3kwfpOf+tO9P1pcPKLNv6q38N5ErRhgDQIiA/wbiGuVWUwDALWpgAQNhDADfam4BA2EMAN9qbgEDc8YAYAAjYwAwgDAGAAMIYwAwgDAGAAMIYwAwgDAGAAMIYwAwgDAGgNaJ/A8XK2cGU3ZVKwAAAABJRU5ErkJggg==)**

* + - 1. **TRUTH TABLE**

|  |  |  |
| --- | --- | --- |
| X | Y | Output (X+Y) |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

1. **CONCLUSION**

Hence, by doing this practical experiment, we have realized the NOR gate as OR gate which gives high output when any of its inputs is high.

1. **NOR as AND**
2. **OBJECTIVES**

* To realize the NOR gate as AND gate
* To practically use NOR gate as AND gate

1. **REQUIREMENTS**
   * 1. Digital Learning Kit and Simulator
     2. 3 NOR gate
     3. Connecting wires
     4. Interactive / Sequence generator as input
     5. LED as output
2. **THRORY**
3. **INTRODUCTION**

NOR is a universal gate that can be used as any other gates. In this lab we are going to practically verify how we can use NOR gate as AND gate. That means, the output is high when all of inputs are high.

1. **LOGIC EXPRESSION**

F = X.Y

1. **CIRCUIT DIAGRAM**

**![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAAZEAAACXCAYAAADUD2b+AAAAAXNSR0IArs4c6QAAAARnQU1BAACxjwv8YQUAAAAJcEhZcwAADsMAAA7DAcdvqGQAAAnPSURBVHhe7dwxWiJJA4Dh8j+LJnsEDYzVxGjSzSB0krmBB9BQsr2BkaROMJxgn0n0Lv5d0OWwLWJTdDdN877PUwviKtDs1kcVyNFbIQBAhv+VpwCwMREBIJuIAJBNRADIJiIAZBMRALKJCADZRASAbCICQDYRASCbiACQTUQAyCYiAGTzKb4tOjo6Ks81w0MF9I2ItCyGpKlDXI2Shw7YtXrbWdPxfAI7Gk/LCxam4+Ky4vLKxbQkRmN5zB+TSlgAulR7JRKDcTkJYfT0Fh4u5heEo8UF4W1+AZ+JE33Nw5xlOSRtXg9A1QbbWdMwProMkzAKTy/X4fGkPP/2ECTka22HJElBEROgCxu9JvJ6fxZOvs/C6WkIs9nSquQTm2y19HnS2+R+rNPlfewqWsBh2/CF9ddwf3YSio7U2saqO5H1fcJr6vZ1fT+FBGjbhn8n8hJ+x4BEk8ewyevpcUKrDtoVA+I4A23aKCLTcXwdpFiEjEbFPyfhcsO3ZcXnxGnsizQJNzEZ72JSFxKgTfUjMh3P350Vt7EeHh7C07wjl7Xe3hsnsWo44td9n9yqt29fJ2MhAdpS8zWRpXdmpXdjvd6Hs5PvYXZ6F15+3YTj+b/3X/N4lBPYqivZx2mt1uFaIx2TXahe96qw7Oq2AfupVkQ+/I1I6f3dWncv4dfNx4zUicj793s4ebU1ye7q/i5f72e3oa+PBdBPG747azMfJq35uYUUkPn5Hk9c8bYlTd3GXd7fdH/WXX+fHw+gXzr9FN84faWxL9JkOqRJ9av7Er+/HE+Az3QWkTgxVQcA+6317ay6+hyVprd3drldVPe6q4/d8/NzeY5dOD8/L89Bv7QakaE41Ij4T6Mffv78KSL0VqeviQAwLCJyQNLqIp6uYxUC1CUiB2hdSAQE2ISIdGxXk3T1elNIqkNAgE2IyAGLwagOgE2IyAGwwgDaIiId6noyt0UFtE1EBirFQ0CANolITelZ/Tajqwm9y+sCDpuI1JCe0W8zuiIgQJdEpANtT+xppSMgQNdEpGVNT+zLwUgj/v40ALokIj32VTCEA9g1EWlRnPTTac4QDKDvRKRFqyKwyQDoOxEBIJuIAJBNRADIJiIAZBMRALKJCADZRASAbCICQDYRgQFY9YkH2wyoS0RgANInHFQ/9SB3iAp1iQjwwWdRgSoRgYFIk30bqjERFBIRgQFpMyRRislyUDhsR8V/DD4uFnosZ6Lu8n/rePtMI4dLRGCAup7YheRw2c4CthYDYmvrMIkIDNAuJnUhOUwiAjRGSA6P10RgoHb5OkX1uleFxdTTvi6Ou5UIDFScLPqwKki3Id6eNKI+3LYhez/uSyNq+rhbicCAxQljV/+LL8fjM7u8fUM2P67l+VXiI9PUcbcSAVrz1UQVv9/0M+ND91VAovj9po67iACQzXYWDNgut4vqXreVSPPqPOJNbWmJCAzYvkTENNSc+fEsz6/TVERsZwGQTUSAxqXVRTxdxyqkefPjXp7/TFOrkEhEgNakkFRjki4TkHakkFRjki5r8rh7TQQGaleT9KrrrUYkMvW0r4vjLiIwUH2KCMNlOwtojIAcHhGBAep6Mo/XJyCHSUSAraR4CMhh8poI9FycpDfV1f/WVh9YiUDPPT8/vz/TrzO6IiBEIgID0vbEHn9/GgKyY9Px4rEYT8sLFqbjxeNTufiP8ufO7l/LC5JpGK/4fV8RERiIpif2+QRVGfH3p8GOXTyEp1FxOrn8E4wiEJeT4nT0FB4uFhd9cHEd4o/Nfr8svk6mj2H+o9ef/eBqIgJ8GQzh6KeLh6d5ECaX4zB9LVYSi4KEp08LEl2E6/kPPRZrjz+mj4uf3bAhIgJDECf9dJozBGNfXYQfd6fF6STc/n25WEk8PRSXrnexqEh4fK/INCwacv3lz1aJCAzAqghsMthfxzf/hNiR2az4Yt021rJyS2uSKpK5lRWJCMBeewm/Y0CiyhbV58oVTPnv525lRSICsMem43Iba7TYorqs+e6q46tv4XS+pZW/lRWJCMC+Wn431sOKd2utc3wVvsXFyO1t+Lf4MmcrKxIRgL308d1YFz/uitVFDMN9SH8F8np/Fo6OzsKHPwsJx+EqVmQ2C7PMraxIRAD20Ps21vK7sY5vwj/zV9m/h78/VuODxZZWIXMrK/LZWdBzP3/+DOfn5+VX0KD41+vFamb09FbvXV0rWIkAHKLXabi/LdYyp3fhR+4ypCAiAAel/Iysk8vwfVY05NtVOC6/k0NEAA7KSfhr/kJIEZDRU/h1s01CvCYCvec1EfrMSgSAbCICQDYRASCbiACQTUQAyCYiAGQTEQCyiQgA2UQEgGwiAkA2EQEgm4gAkE1EAMgmIi06ip/Z3+AA6BsRaVH6lP142sQQFaBvRKRlafJvwmdRAdgVEelAkyFZVo2JoABdE5EBSDFZDgpAF0SkhuVn+rkj/Z62LccEoG0iUtPys/3c0aV4fcsBA2iDiHQoTexdSfESEqAtInIAhARoi4gAkK3ziKR9+jqD5qxajVSPd/X7AF/ZyUok7dWvG0MV71sfJut4G6rHvC+3Ddgf+RGZjucTztn9a3lBMg3j4vKj8bT8er34O9KgXSkSccTzqwgJsIn8iFxch1FxMvv9svg6mT6GSXEyur5YfL3GfDIrTtPo4+SVbtOQJtbPApIICVDXFttZF+E6VmTyWKw9/pg+zhMSvmpICsiyvoWkeltMrAD/dVQ861z/tHSduKV1OQmjp7fwMI9G3Mq6DJPRU3hbXPDBPB7lM91VV9z3aXqbw5WkY7ALda+7Gszn5+fyHLtwfn5enoN+2S4i1Wh8iMpHdSLy/v0dTbRJdSKNmrhNu7xvda+7D8cf6L8t3511EX7cnb5vadXdyoriBFWdolNA+qJ6W0yqAP+19Vt8j6++hdMwCY/TaVg05LpISz0pJGn0cZJOt2kIAUmri1UrrGVWIUBdW0ekqEj4Fhcjt7fh3+LLOu/KWhYnqzToxrqQCAiwie0jEo7DVazIbBZmNbey4kT11RiqeN92MUlXrzeFpDoEBNhEAxFJW1qFGltZcZKqO2iXYw5sq5GIhJffxSpk860sumGFAbRl+4i8TsP97SSE07vwQ0N6xRYV0LYtIlJ+RtbJZfheLENOv12F4/I7rNblhJ6uS0CANm0RkZPw1/yFkCIgo6fw62bYCUnP6rcZXYnXJR5AF7b8i3Xq6mpiFxCgS828sM5OpZWOgABdsxLpQJOTe/xdVR5CYFdEpGXbBEQwgL4TkRatisAmPDRA34kIANm8sA5ANhEBIJuIAJBNRADIJiIAZBMRALKJCADZRASAbCICQDYRASBTCP8H61ZV/p2jqA4AAAAASUVORK5CYII=)**

1. **TRUTH TABLE**

|  |  |  |
| --- | --- | --- |
| X | Y | Output (X+Y) |
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

**d) CONCLUSION**

Hence, by doing this practical experiment, we have realized the NOR gate as AND gate which gives high output when all of its inputs are high.